Latest Entries
Loading...
Loading...
Loading...
Loading...
Loading...
Loading...
Explore Further
۱۲۔ حزیں حرف گر
حزیں حرف گر
جہاں گر!
فقط ایک تمنا مجھے بے قرار رکھتی ہے
میں تم سے ہم کلا م ہو جائوں
میرے کم مایہ الفاظ تیری سماعت کے منتظر ہیں
مجھے لگتا ہے ،میں تیرا حصہ ہوں
تجھ سے جدا ہوا ہوں
کسی دن پھر آ ملوں گا
تو کتنا بے نیاز ہے
رات تیرے ایک اشارے پر دن کواپنے بطن سے جنم دیتی ہے
موسم اپنی کوکھ...
A Study of Pakistan’s Various Reform Policies Regarding Islamic Seminaries
ABSTRACT: Pakistan is an Islamic country based on Islamic ideology where society has an emotional attachment with religion, hence an expanded network of Dini Modaris [traditional institutions of Islamic learning] is prevailing in urban as well as in rural areas of the country; where the teaching- learning process remains continue in a traditional way. While on other hand, at the same time, modern education system is followed by government and non-government run institutions. These two different systems with different ideologies and pedagogical techniques have produced two different social classes with different world views about the way Pakistan should be managed. This situation of education system is worrying. In an Islamic welfare state, ideally speaking, serious efforts are required to be done in order to eliminate the gulf between the two systems entirely having antagonistic approaches. In such perspective, this paper is aimed to study the efforts and practical steps, taken for the reforms and development of Dini Modaris by various governments of Pakistan as per their policies.Delay- Adaptation in Fpga Based Asynchronous Micropipeline Architectures
Digital asynchronous designs are gradually attaining attractions of designers due to their potential for high-speed, low-power and no clock skews, however, their implementation is not an easy task. Asynchronous systems exist in full custom domain like ASIC, however, rare attempts were made for their implementation on reconfigurable test bench e.g. FPGAs platforms. This is mainly due to the difficulty of producing coordination between processing of data and the respective control signals. Processing of data being considerably slow compared with the speed of control signals, especially if the later are generated independent of processing. Attempts were made to synchronize them by inserting predefined delay pads in the control path which not only slow down the systems but run those on fixed delays, an approach close to the synchronous processing. Further, the approach was not much successful in improving the efficiency of the systems because accurate modeling of the precise needed delay, itself being a cumbersome job, is impractical at pre-synthesis stage as the routing tools may generate a different ratio between control and data paths thus altering the needed delays. On the other hand, in ASIC, the designers can implement any needed digital as well as analog circuits, e.g., the need was generation of a control signal at completion of execution. In ASIC, the completion detection circuit can be implemented by sensing the amount of current flowing in a circuit because of transitions, which when cease the current drops to almost zero. Although current sensing has its own implications, neither such circuits are available nor could be built in FPGAs, and the designers have to use only the provided resources. Moreover, conventional vii FPGAs and their programming tools are made for synchronous systems and provide a little facilitation towards asynchronous designs implementation. This thesis presents, a logic-based execution completion detection circuit that detects the completion of execution by processing blocks to store only the valid results. This circuit eliminates the need of estimation of delays and placing delay pads in control path. It also permits the designers the use of auto place-and-route, mapping and auto-optimizing tools for the implementation of asynchronous designs on conventional FPGAs. The completion detection circuitry not only caters to the logic and interconnect delays dynamically but also generates the control signals as sequence controller for smooth functionality of the processor catering to the synchronization problem. It also acts as inter-stage latch in a micropipeline based asynchronous systems. Based on the proposed concepts, a delay-adaptive micropipeline model is presented that can contain any sequential or combinational circuit. The micropipeline based on the proposed concepts was implemented as RISC processor. It was observed that the RISC processor exhibited smooth functionality and over 10% improvement on power-delay product in comparison to its synchronous counterpart. The same concepts also demonstrated their ability to make technology-independent asynchronous systems. This thesis is an attempt to provide solutions to hindrances towards the design and implementation of asynchronous systems on reconfigurable platforms that will open up new doors of research in this field.Journals by Discipline
Journals by Language
Journals by Starting Year
Journal by Frequency
Journals by Cities
Journals by Provinces
Journals by Countries
Recent Searches
سیاست 6 English language حضرت علی کے دور کی دینی خدمات کا مطالعہ فکری بیع برداشت Mental health یہودیت اور عیسائیت 2011 إيلا Author curriculum of Dars-e-Nizaami غزوات Hadees e taqreeri examples سلسلہ چشتیہ Un-Islamic Life متعین افراد قرآنی چیلنج نئی جہات Occupational Therapy مخلوط متعین افراد متشابہ حدیث Contact tracing' AND 8912=8601 AND 'bSCz'='bSCz روئیت باری تعالی سورة النجم کرپشن Key words: Al-Aṣābah Fī Tamīz al-Ṣaḥābah ادبیات Witness Macroeconomics Islamic Society متعین افراد Attribution غنیۃ الطالبین Effective Communication رجال کرنسی کی اقسام اور مسائل مولانا احمد سعید Multan Bounce back تفسیر بیضاوی استحلال •قرآن کریم کی روشنی میں فرائڈ کے نظریہ شخصیت کا تحقیقی جائزہ Islamic Studies Resiko Global Peace مصحف ابن عباس کی تاریخی حیثیت Blessing of mankind